

# A simple methodology for sinusoidal oscillator design based on simulation of differential equation using AD844 configured as second-generation current conveyor

Anwar A. Khan<sup>1</sup>, Sadanand Bimal<sup>2</sup>, K. K. Dey<sup>3</sup> and S. S. Roy<sup>3</sup> <sup>1</sup>Vice - Chancellor, Ranchi University, Ranchi - 834008, India <sup>2</sup>Dept. of Physics, B. I. T. Sindri - 828123, Dhanbad (Jharkhand), India <sup>3</sup>Electronics laboratory, University department of physics, R. U. Ranchi -834008, India. sn\_bimal@yahoo.com; khananwar2k7@gmail.com

## Abstract

The work presented in the paper develops a methodology for the design of sinusoidal oscillator based on simulation of differential equation using second generation current conveyors. A practical circuit using the IC AD844 configured as current conveyor (CCII+) with CMOS analog switch DG201 illustrates the methodology. Experimental results are given. The scheme is suitable for frequencies below 1MH<sub>z</sub>.

Keywords: Current conveyor, IC AD844, sinusoidal waveform generation, RC oscillator.

## Introduction

Generation of sinusoidal function is a common problem encountered by circuit designers (Singh, 1980). Sinusoidal signal generators are required in a number of diverse areas including audio testing, calibration equipment, transducer drives, power conditioning and automatic test equipment (ATE). Control of frequency, amplitude or distortion level is often required and all three parameters must be simultaneously controlled in many applications. A number of techniques utilizing both analog and digital approaches are available for a variety of applications. Each individual circuit approach has inherent strength and weakness, which must be matched against any given applications. Among the methods used for generating sinusoidal waveform, the method used to simulate second order differential equation has received almost no attention. In this paper, a simple design methodology for the realization of stable sinusoidal function over a wide dynamic range based on the simulation of second order differential equation using second generation current conveyor is described, analyzed and studied experimentally.

### Methodology and design

The design methodology is simple, straight and offers quality sinusoidal waveform over a range of frequency.

The sinusoidal waveforms with a peak amplitude E and angular frequency  $\omega$  as described by:

$$V = E . \cos \omega . t$$
 (1)  
or  
$$V = E . \sin \omega . t$$
 (2)

are the solution of second order differential equation of the form

$$\frac{d^2 V}{dt^2} + \omega^2 V = 0$$
 (3)

with the initial condition imposed. For e.g., eq. (1) is the solution of equation (3) provided

$$\frac{dV}{dt}\Big|_{t=0} = 0$$
and
$$V\Big|_{t=0} = E$$
(4)
Similarly, eq. (2) is the solution of eq. (3) provided

$$\frac{dV}{dt}\Big|_{t=0} = \omega E$$
and
$$V\Big|_{t=0} = 0$$
(5)

In principle, the eq. 3 can be implemented as illustrated (Fig. 1) to provide sinusoidal output waveforms under different sets of initial conditions as documented in eq. 4 and eq.5. The implementation of the initial conditions in eq. 4 is easy and straight forward compared to that documented in eq. 5 as the initial conditions attached with eq. 5 are frequency dependent. This suggests that circuit implementation of eq. 3 with eq. 4 which yields sinusoidal waveform as in eq. 1 is somewhat easy and deserves further investigations.

The voltage mode operational amplifiers (op amp) configured as an integrator (Fig. 2) may be used to implement the scheme as depicted in (Fig.1). However, the integrator as shown in (Fig. 2) poses a problem in applying the initial condition as the capacitor is floating. Moreover, floating capacitor is not preferred in IC design methodology. In recent past second generation current conveyor (CCII), because of its attractive features, has been widely used in circuit design (Wilson, 1990; Sedra *et al.*, 1990; Toumazou *et al.*, 1990). It is now well known that IC AD844 from analog devices implements the features of positive second generation current conveyor (CCII+) with an additional unity gain voltage amplifier (Svoboda *et al.*, 1991). The circuit symbol of AD844 (Khan Anwar *et al.*, 2002; Khan Anwar *et al.*, 2005)





Research article ©Indian Society for Education and Environment (iSee) "Sinusoidal oscillator" http://www.indjst.org

### Indian Journal of Science and Technology



Table1. Truth table

for CMOS analog

switch DG201

DG201

ON

OFF

Logic

0

1

embodying the features of CCII+ is shown in (Fig. 3) whose terminal characteristics are written as:

(6)

$$i_{y} = 0$$

$$v_{x} = v_{y}$$

$$i_{z} = i_{x}$$

$$v_{w} = v_{z}$$

The current at terminal Z thus depends only on the input current  $i_x$  at terminal X which may be injected directly at X, or it may be produced by the copy of the input voltage  $v_y$ , from terminal Y, acting across the impedance connected at X. The voltage  $v_w$  at W tracks the voltage  $v_z$  at terminal Z. By convention, positive is taken to mean  $i_x$  and  $i_z$  both flowing simultaneously towards or away from the conveyor (Fig. 3). An integrator circuit employing current feedback amplifier (Mahattanakul & Toumazou, 1996) and current conveyors (Makris &Toumazou, 1990; Nandi & Ray, 1993) have been proposed. An integrator circuit implemented with AD844 (Fig. 3) with the grounded capacitor is depicted (Fig. 4) wherein the circuitry used to enforce the initial condition does not pose problem to IC circuit designers.

The proposed scheme of generating sinusoidal oscillations using AD844 configured as the positive second generation current conveyor (CCII+) with a unity gain voltage amplifier (buffer) is shown in Fig. 5. The circuit built around IC AD844 marked as 'INT 1' as shown under the dotted lines box is a positive integrator with a time constant  $R_1C_1$  followed by a negative integrator with time constant  $R_2C_2$  built around AD844 marked as 'INT 2'. The switches placed across  $C_1$ ,  $C_2$  and  $C_F$  are obtained from CMOS quad SPST analog switches DG201 with the pin numbers as depicted in the Fig. 5. The op amp is configured as voltage comparator and provides a dc output voltage to the control pins of DG201 sufficient enough to operate the switches as per the truth table (Table 1).

The circuit shown in Fig. 5 operates as follows:

Before the power is switched ON, switches SW<sub>1</sub>, SW<sub>2</sub> and SW<sub>3</sub> are all in ON position (Table 1). However, immediately after the power is switched on, short circuit across C<sub>F</sub> is lifted (Table 1) and voltage V<sub>F</sub> across C<sub>F</sub> starts increasing exponentially with time constant of R<sub>F</sub> C<sub>F</sub>. During this interval, however, switches SW1 and SW2 are closed giving V<sub>C1</sub> = 0V (initial condition, i.e.  $\left(\frac{dV}{dt}\right)_{t=0}$  and V<sub>C2</sub> = V<sub>Z1</sub> ( initial condition, i.e.

 $V|_{t=0} = V_{Z1}$ ). When V<sub>F</sub> exceeds V<sub>Z1</sub>, output of the op

amp switches to positive high giving signal to  $SW_1$  and  $SW_2$  to open. At this stage, the two integrators start functioning and output cosine waveform is generated with the peak amplitude of  $V_{Z1}$  (initial condition put on  $C_2$ ) and the frequency of oscillations  $\omega$  is given by:

Vol. 3 No. 6 (June 2010)

686

$$\omega^{2} = \frac{1}{R_{1}R_{2}C_{1}C_{2}}$$
(7)

The circuit shown in Fig. 5 was implemented in the laboratory with IC AD844 from analog devices and CMOS analog switches DG201.

The resistors and capacitors used in the circuit were accurate to  $\pm 5\%$  and  $\pm 10\%$ , respectively. The oscillograms at frequencies 8 KH<sub>z</sub> and 227 KH<sub>z</sub> are shown in (Fig. 6) respectively. Note that the peak amplitude can be varied by V<sub>z1</sub> using a simple voltage divider across zener diode and the frequency of oscillations is controlled either by R (R<sub>1</sub> or R<sub>2</sub>) or C (C<sub>1</sub> or C<sub>2</sub>). The scheme is suitable for frequencies below 1 MH<sub>z</sub>. The frequency range could be extended using high frequency analog switches (Premont & Abouchi, 1998).

### Acknowledgement

The author thanks the UGC of India for the financial support under the grant no. F.10 - 4/97 (SR - 1). **References** 

- 1. Khan Anwar A, Bimal S, Dey KK and Roy SS (2002) Current conveyor based R and C- multiplier circuits. *Int. J. Electronics Comm. (AEU).* 56, 1-5.
- Khan Anwar A, Bimal S, Dey KK and Roy SS (2005) Novel RC sinusoidal oscillator using second generation current conveyor. *IEEE Trans. Inst. Meas.* 54(6), 2402-2406.
- 3. Mahattanakul J and Toumazou C (1996) A theoretical study of the stability of high frequency current feedback op amp integrator. *IEEE Trans. Circuits Syst.* 143, 2 -12.
- Makris CA and Toumazou C (1990) High frequency, precision integrators using current conveyor compensation techniques. *IEEE Int. Symp. on Circuits* & Systems. 1, 291-294.
- 5. Nandi R and Ray SB (1993) precise realization of current mode integrator using current conveyor. *Elec. Let.* 29, 1152-1153.
- 6. Premont C and Abouchi NA (1998) current conveyor based high frequency analog switch. *IEEE Trans. Circuits Sys.*145, 298-300.
- Sedra AS, Roberts GW and Ghon F (1990) The current conveyors: history, progress and new results. *Proc. Inst. Elect. Engg.* Part G, 137, 78-87.
- 8. Singh (1980) Noval sinusoidal oscillators employing grounded capacitors. *Elec. Lett.* 16,757-758.
- 9. Švoboda JA, Mcgory L and Webb S (1991) Applications of a commercially available current conveyor. *Int. J. Electronics.* 70, 159-164.
- Toumazou C, Lidgey FJ and Haigh DG (1990) Analog IC design: The current - mode approach. London, P.Peregrinus.
- 11. Wilson B (1990) Recent developments in current conveyors and current mode circuits. *Proc. Inst. Elect. Engg.* Part G, 137, 63-77.